Sheet pile connector
Number of patents in Portfolio can not be more than 2000
United States of America Design
Stats
-
May 7, 2013
Grant Date -
N/A
app pub date -
Dec 6, 2011
filing date -
Jun 7, 2011
priority date (Note) -
In Force
status (Latency Note)
![]() |
A preliminary load of PAIR data current through [] has been loaded. Any more recent PAIR data will be loaded within twenty-four hours. |
PAIR data current through []
A preliminary load of cached data will be loaded soon.
Any more recent PAIR data will be loaded within twenty-four hours.
![]() |
Next PAIR Update Scheduled on [ ] |

Importance
Loading Importance Indicators...

Calculated Rating
US Family Size
|
Non-US Coverage
|
Patent Longevity
|
Forward Citations
|
Abstract
Not Available
First Claim
all claims..Other Claims data not available
Family
Country | kind | publication No. | Filing Date | Type | Sub-Type |
---|
- 15 United States
- 10 France
- 8 Japan
- 7 China
- 5 Korea
- 2 Other
Patent Owner(s)
- HEINDL, RICHARD
International Classification(s)

- 2011 Application Filing Year
- 0808 Class
- 199 Applications Filed
- 199 Patents Issued To-Date
- 100 % Issued To-Date
Inventor(s)
Inventor Name | Address | # of filed Patents | Total Citations |
---|---|---|---|
Heindl, Richard | Siegsdorf, DE | 165 | 3191 |
# of filed Patents : 165 Total Citations : 3191 |
Cited Art Landscape
- No Cited Art to Display
Loading Cited Art Landscape... 

Patent Citation Ranking
- 23 Citation Count
- 0808 Class
- 75 % this patent is cited more than
- 12 Age
Forward Cite Landscape
- No Forward Cites to Display
Loading Forward Cite Landscape... 

Maintenance Fees
Fee | Large entity fee | small entity fee | micro entity fee | due date |
---|
Fee | Large entity fee | small entity fee | micro entity fee |
---|---|---|---|
Surcharge after expiration - Late payment is unavoidable | $700.00 | $350.00 | $175.00 |
Surcharge after expiration - Late payment is unintentional | $1,640.00 | $820.00 | $410.00 |
Full Text
US Patent Application No: 2016/0011,260
On-Chip Service Processor
Abstract
An integrated circuit is described that includes a stored program processor for test and debug of user-definable logic plus external interface between the test/debug circuits and the component pins. The external interface may be via an existing test interface or a separate serial or parallel port. Test and debug circuits may contain scan strings that may be used to observe states in user-definable logic or be used to provide pseudo-random bit sequences to user-definable logic. Test and debug circuits may also contain an on-chip logic analyzer for capturing sequences of logic states in user-definable circuits. Test and debug circuits may be designed to observe states in user-definable circuits during the normal system operation of said user-definable circuits.
Description
Claims
Claims data not available

Legal Events
- No Legal Status data available.

Matter Detail

Country:
Application No:
Patent No:
Application Publication No:
Status:
Priority Date:
Filing Date:
Matter Type:
Local Registration No:
Docket No:
Secondary System Identifier (SSI):
Customer Application No:
Filing Type:
Request for Examination Date:
Parent Filing Date:
Complete Specification Date:
PCT Filing Date:
National Entry Date:
First Publication Date:
Allowance Date:
Grant Date:
Grant Publication Date:
Claims:
Independent Claims:
Law Firm:
Renewals Detail

Applicant:
Applicant ID:
Entity Size:
Renewal Status:
Renewal Base Date:
Renewal Trigger Date: