Single-polycrystalline silicon electrically erasable and programmable nonvolatile memory device

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 8472251
APP PUB NO 20090201742A1
SERIAL NO

12378036

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A single polycrystalline silicon floating gate nonvolatile memory cell has a MOS capacitor and a storage MOS transistor fabricated with dimensions that allow fabrication using current low voltage logic integrated circuit process. The MOS capacitor has a first plate connected to a gate of the storage MOS transistor to form a floating gate node. The physical size of the MOS capacitor is relatively large (approximately 10 time greater) when compared to a physical size of the storage MOS transistor to establish a large coupling ratio (greater than 80%) between the second plate of the MOS capacitor and the floating gate node. When a voltage is applied to the second plate of the MOS capacitor and a voltage applied to the source region or drain region of the MOS transistor establishes a voltage field within the gate oxide of the MOS transistor such that Fowler-Nordheim edge tunnel is initiated.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
APLUS FLASH TECHNOLOGY INC1982A ZANKER ROAD SAN JOSE CA 95112

International Classification(s)

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Hsu, Fu-Chang San Jose, US 175 4176
Lee, Peter Wung Saratoga, US 81 2706

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation