Basic cell architecture for structured ASICs

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 8429586
APP PUB NO 20120175683A1
SERIAL NO

13424747

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A basic cell circuit architecture having plurality of cells with fixed transistors configurable for the formation of logic devices and single and dual port memory devices within a structured ASIC is provided. Different configurations of ensuing integrated circuits are achieved by forming variable interconnect layers above the fixed structures. The circuit architecture can achieve interconnection of transistors within a single cell or across multiple cells. The interconnection can be configured to form basic logic gates as well as more complex digital and analog subsystems. In addition, each cell contains a layout of transistors that can be variably coupled to achieve a memory device, such as a SRAM device. By having the capability of forming a logic circuit element, a memory device, or both, the circuit architecture is both memory-centric and logic-centric, and more fully adaptable to modern-day SoCs.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE LTDSINGAPORE SINGAPORE SINGAPORE CITY SINGAPORE

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Armstrong, Robert C Andover, US 13 222
Delp, Gary S Rochester, US 31 1766
Dillon, Michael N Richfield, US 14 409
Gardner, David A Sudbury, US 5 196
Monzel,, III Carl A Eagan, US 1 2
Peterson, Scott A Bloomington, US 8 102
Ramesh, Subramanian Cupertino, US 43 904
Venkatraman, Ramnath San Jose, US 40 1327

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation