Semiconductor storage device

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 8378425
APP PUB NO 20100219483A1
SERIAL NO

12699647

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

It is intended to achieve a sufficiently-small SRAM cell area and a stable operation margin in a CMOS 6T-SRAM comprising a vertical transistor SGT. In a static type memory cell made up using six MOS transistors, each of the MOS transistor constituting the memory cell is formed on a planar silicon layer formed on a buried oxide film, to have a structure where a drain, a gate and a source are arranged in a vertical direction, wherein the gate is formed to surround a pillar-shaped semiconductor layer. The planar silicon layer comprises a first active region having a first conductive type, and a second active region having a second conductive type. The first and second active regions are connected to each other through a silicide layer formed in a surface of the planar silicon layer to achieve an SRAM cell having a sufficiently-small area.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
UNISANTIS ELECTRONICS SINGAPORE PTE LTDSINGAPORE 179098

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Arai, Shintaro Tokyo, JP 51 1385
Masuoka, Fujio Tokyo, JP 412 6771

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation