Semiconductor memory and program

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 8238140
APP PUB NO 20100271865A1
SERIAL NO

12809684

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A memory wherein the bit reliability of the memory cells can be dynamically varied depending on the application or the memory status, the operation stability is ensured, and thereby a low power consumption and a high reliability are realized. Either a mode (a 1-bit/1-cell mode) in which one bit is composed of one memory cell or a mode (a 1-bit/n-cell mode) in which one bit is composed of n (n is two or more) connected memory cells is dynamically selected. When the 1-bit/n-cell mode is selected, the read/write stability of one bit is enhanced, the cell current during read is increased (read is speeded up), and a bit error, if occurs, is self-corrected. Especially, a pair of CMOS transistors and a control line for performing control so as to permit the CMOS transistors to conduct are added between the data holding nodes of n adjacent memory cells. With this, the word line (WL) is controlled, and thereby the operation stability is further improved.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
THE NEW INDUSTRY RESEARCH ORGANIZATION5-2 MINATOJIMAMINAMIMACHI 1-CHOME FLOOR 6 KOBE-KIMEC CENTER BLDG CHUO-KU KOBE-SHI HYOGO 6500047

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Fujiwara, Hidehiro Hyogo, JP 177 563
Kawaguchi, Hiroshi Hyogo, JP 268 3529
Okumura, Shunsuke Hyogo, JP 32 63
Yoshimoto, Masahiko Hyogo, JP 50 1912

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation