Mis-transistor-based nonvolatile memory circuit with stable and enhanced performance

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 7791927
APP PUB NO 20100208518A1
SERIAL NO

12372780

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A memory circuit includes a latch having a first node and a second node, a MIS transistor having a gate node, a first source/drain node coupled to the first node of the latch, and a second source/drain node, and a control circuit configured to control the gate node and second source/drain node to make a lingering change in a threshold voltage of the MIS transistor in a first operation and to cause the latch in a second operation to store data responsive to whether a lingering change in the threshold voltage is present, wherein the MIS transistor includes diffusion regions, a gate electrode, and sidewalls, wherein a metallurgical junction of each of the diffusion regions is positioned under the gate electrode, and a lateral boundary of a depletion layer in the diffusion region serving as a drain is positioned under a corresponding one of the sidewalls in the first operation.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
NSCORE INCFUKUOKA INSTITUTE OF SYSTEM LSI DESIGN INDUSTRY RM 603 3-8-33 MOMOCHIHAMA SAWARA-KU FUKUOKA 814-0001

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Horiuchi, Tadahiko Isehara, JP 25 366

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation