Reprogrammable built-in-self-test integrated circuit and test method for the same

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 7673200
SERIAL NO

11870242

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

The present invention discloses a reprogrammable built-in-self-test integrated circuit and a test method for the same, wherein test programs are directly stored in the application program memory of the logic chip of a SoC IC, and an external test apparatus is used to load the test programs into the application program memory via a serial transmission interface, and an application CPU is used to read and execute the test programs to perform the bonding-wire connectivity between the logic chip and the memory chip. In the present invention, test vectors can still be flexibly revised after tapeout to increase test coverage. As the test programs are directly stored in the existing application program memory without using additional memory space, and as the test programs are executed by the existing application CPU without using an extra built-in-self-test circuit, the present invention can effectively reduce test cost.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
ASIX ELECTRONICS CORPORATION4F NO 8 HSIN ANN RD HSINCHU SCIENCE PARK HSIN CHU 300

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Jan, Hsun-Yao Hsinchu, TW 6 63
Su, Ting-Han Hsinchu, TW 3 40
Yang, Cheng-Fang Hsinchu, TW 8 40

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation