Divide-by-X.5 circuit with frequency doubler and differential oscillator

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 6882229
SERIAL NO

10604461

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A divide by X.5 circuit can be implemented as a divided by 1.5 circuit. A phase-locked loop (PLL) has a quadrature voltage-controlled oscillator (VCO) that generates four phases offset at 0, 90, 180, and 270 degrees. Differential signals from the VCO are converted to single-ended VCO clocks that drive four divide-by-3 circuits, each clocked by one of the four phases of the VCO clocks. Resets to the divide-by-3 circuits are staggered to activate each divide-by-3 circuit synchronously with its phase clock. Outputs from the divide-by-3 circuits are applied to a frequency doubler that generates the final clock that is 1.5 times slower than the VCO clocks. The final clock has a near 50%-50% duty cycle.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
DIODES INCORPORATED4949 HEDGCOXE ROAD SUITE 200 PLANO TX 75024

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Ho, Jeff Hong Kong, CN 1 16
Wing, Choy Kwok Hong Kong, CN 2 145

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation