Low temperature resist trimming process

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 6716570
APP PUB NO 20030219683A1
SERIAL NO

10154280

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A process is described for trimming photoresist patterns during the fabrication of integrated circuits for semiconductor devices and MEMS devices. A combination of a low temperature (<20.degree. C.), high density oxygen and argon plasma and intense UV radiation is used to simultaneously trim and harden a photoresist linewidth in an ICP chamber. As an alternative, a UV hardening step can be performed in a flood exposure tool prior to the ICP plasma etch. Another option is to perform the argon plasma treatment first to harden the resist and then in a second step apply an oxygen plasma to trim the photoresist. Vertical and horizontal etch rates are decreased in a controllable manner which is useful for producing gate lengths in MOS transistors of less than 100 nm. The process can also be used to controllably increase a space width in a photoresist feature.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
INSTITUTE OF MICROELECTRONICSSINGAPORE 117685

International Classification(s)

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Bera, Lakshmi Kanta Singapore, SG 10 529
Mathew, Shajan Singapore, SG 7 99
Nagarajan, Ranganathan Singapore, SG 25 853

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation