Twin MONOS cell fabrication method and array organization

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 6531350
APP PUB NO 20020137296A1
SERIAL NO

09994084

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

Presented in this invention is a fabricating method and its array organization for a high-density twin MONOS memory device integrating a twin MONOS memory cell array and CMOS logic device circuit. The invention consists of two fabrication methods, i) Simultaneous definition of memory gate and logic gate, thus improving the process integration scheme for easier and more reliable fabrication. ii) Bit line crosses word gate and control gate. The invention focuses on lowering parasitic sheet resistances to enable high speed while maintaining low manufacturing cost. The twin MONOS cell stores memory in two nitride memory cell elements underlying two shared control gates on both sidewalls of a select gate. The method is applicable to a device with a flat channel and/or a device having a step channel. Two embodiments of the present invention are disclosed.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
HALO LSI DESIGN & DEVICE TECHNOLOGY INC169 MYERS CORNER RD FLR 2 WAPPINGERS FALLS NY 12590

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Ogura, Seiki Wappingers Falls, NY 132 4013
Saito, Tomoya Poughkeepsie, NY 42 508
Satoh, Kimihiro Hopewell Junction, NY 71 1932

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation