Processing unit for a computer and a computer system incorporating such a processing unit

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 6216236
SERIAL NO

09188903

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A computer system has a plurality of processing units (2-1,2-2,2-n) connected via one or more system buses (1-1,1-2). Each processing unit (2-1,2-2,2-n) has three or more processors (20-1,20-2,20-3) on a common support board (PL) and controlled by a common clock unit (1000). The three processors (20-1,20-2,20-3) perform the same operation and a fault in a processor (20-1,20-2, 20-3) is detected by comparison of the operations of the three processors (20-1,20-2,20-3). If one processor (20-1,20-2,20-3) fails, the operation can continue in the other two processors (20-1,20-2,20-3) of the processing unit (2-1,2-2,2-n), at least temporarily, before replacement of the entire processing unit (2-1,2-2, 2-n). Furthermore, the processing unit (2-1,2-2,2-n) may have a plurality of clocks (A,B) within the clock unit (1000), with a switching arrangement so that the processors (20-1,20-2,20-n) normally receive clock pulses from a main clock (A), but receive pulses from an auxiliary clock (B) if the main clock (A) fails. Switching between the main and auxiliary clock (A,B) involves comparison of the pulse duration from the clocks (A,B). Additionally, a plurality of cache memories (220,221) may be connected in common to the processors (20-1,20-2,20-3), so that failure of one cache memory (220,221) permits the processing unit (2-1,2-2,2-n) to continue to operate using the other cache memory (220,221). Coherence of the contents of the cache memories (220,221) may be achieved by direct comparison, and a comparison method can also be used to invalidate data in an internal cache memory (2020-1,2020-2,2020-3) of a processor (20-1,20-2,20-3) which differs from that in the external cache memory (220,221). Coherence of protocols may also ensure that data in caches (220,221) of the different processor units (2-1,2-2,2-n) are always correct.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
TOKYO JAPANTOKYO

International Classification(s)

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Araoka, Manabu Hitachi, JP 6 78
Fukumaru, Hiroaki Hitachi, JP 9 207
Iijima, Saburou Mito, JP 3 89
Kanekawa, Nobuyasu Hitachi, JP 135 1732
Kanekawa, Shinichiro Hitachi, JP 2 49
Kaneko, Shigenori Nakaminato, JP 11 275
Kobayashi, Yoshiki Hitachi, JP 55 1227
Masui, Koji Hitachi, JP 10 123
Miyao, Takeshi Hitachioota, JP 25 369
Nakamura, Tomoaki Katsuta, JP 155 2104
Tagiri, Katsunori Hitachi, JP 2 49
Tanji, Masayuki Hitachi, JP 10 216

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation