High density PLD structure with flexible logic built-in blocks

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 6100714
SERIAL NO

09007445

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A programmable logic device (PLD) includes logic built-in blocks (LBB) connected with a programmable interconnection array (PIA). Each LBB has two configurable logic cells sharing a group of control product terms, which serve as global and local control signals. Each configurable logic cell employs a programmable array (an AND gate array connected to two OR gate arrays), followed by two groups of Multi-Register Macro Cells (MRMC). The multi-register macro cells contain registers, which are grouped into logic control cells, multiplexers and I/O cells. The registers receive sum terms from the OR gate arrays as inputs, while the multiplexers direct the flow of the outputs and feedbacks, which can be either latched outputs from registers or direct sum terms from the OR gate arrays. All of the controls of the multi-register macro cells in an LBB are available from shared control product terms, thus providing both local and global control signals. This PLD architecture achieves high density, high performance and great flexibility, while using less memory than current PLDs.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
ANALOG TECHNOLOGY INCSCIENCE-BASED INDUSTRIAL PARK NO 7 INDUSTRY E RD VII HSINCHU

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Xiao, Ping San Jose, CA 64 406
Yin, YiYian P Campbell, CA 3 82

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation