Bus arbitration system for multiprocessor architecture

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 6026461
SERIAL NO

09208139

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A very fast, memory efficient, highly expandable, highly efficient CCNUMA processing system based on a hardware architecture that minimizes system bus contention, maximizes processing forward progress by maintaining strong ordering and avoiding retries, and implements a full-map directory structure cache coherency protocol. A Cache Coherent Non-Uniform Memory Access (CCNUMA) architecture is implemented in a system comprising a plurality of integrated modules each consisting of a motherboard and two daughterboards. The daughterboards, which plug into the motherboard, each contain two Job Processors (JPs), cache memory, and input/output (I/O) capabilities. Located directly on the motherboard are additional integrated I/O capabilities in the form of two Small Computer System Interfaces (SCSI) and one Local Area Network (LAN) interface. The motherboard includes main memory, a memory controller (MC) and directory DRAMs for cache coherency. The motherboard also includes GTL backpanel interface logic, system clock generation and distribution logic, and local resources including a micro-controller for system initialization. A crossbar switch connects the various logic blocks together. A fully loaded motherboard contains 2 JP daughterboards, two PCI expansion boards, and up to 512 MB of main memory. Each daughterboard contains two 50 MHz Motorola 88110 JP complexes, having an associated 88410 cache controller and 1 MB Level 2 Cache. A single 16 MB third level write-through cache is also provided and is controlled by a third level cache controller.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
DATA GENERAL CORPORATIONSOUTHBORO MA

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Baxter, William F Holliston, MA 3 286
Cox, Joseph Middleboro, MA 12 358
Gelinas, Robert G Westboro, MA 6 330
Gillott, Barry E Fairport, NY 3 286
Guyer, James M Northboro, MA 21 553
Heyda, Andrea Acton, MA 3 286
Huck, Dan R Shrewsbury, MA 3 286
Hunt, Michael F Ashland, MA 3 286
Keating, David L Holliston, MA 8 397
Kimmell, Jeff S Chapel Hill, NC 3 286
Pike, Rob J Northboro, MA 3 286
Radogna, Tom V Westboro, MA 3 286
Roux, Phil J Holliston, MA 3 286
Sherman, Art A Maynard, MA 3 286
Sporer, Michael Wellesley, MA 14 799
Truebenbach, Liz M Sudbury, MA 3 286
Tucker, Doug J Northboro, MA 3 286
Valentine, Rob P Auburn, MA 3 286
Weiler, Pat J Northboro, MA 3 286
Yeung, Simon N Waltham, MA 3 286

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation