Method for forming an MOS transistor having a metallic gate electrode that is formed after the formation of self-aligned source and drain regions

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 5960270
SERIAL NO

08907990

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A method for forming a metal gate MOS transistor begins by forming source and drain electrodes (26, 28, and/or 118) within a substrate (12 or 102). These source and drain regions (26, 28, and 118) are self-aligned to a lithographically-patterned feature (24 or 108). After formation of the source and drain regions, the features (24 and 108 are processed to fill these features with a metallic gate layer (28a or 128a). This metal layer (28a or 128a) is then chemically mechanically polished (CMPed) to form a metallic plug region (28b or 128b) within the features (24 or 108). The plug region (28b or 128b) is formed in either an inlaid or dual inlaid manner wherein this metallic plug region (28b or 128b) is self-aligned to the previously formed source and drain regions and preferably functions as a metal MOS gate region.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
SHENZHEN XINGUODU TECHNOLOGY CO LTD518000 17B JINSONG BUILDING TAIRAN 4TH ROAD SHATOU STREET FUTIAN DISTRICT SHENZHEN CITY GUANGDONG PROVINCE SHENZHEN CITY GUANGDONG PROVINCE 518000

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Cope, Jeffrey S Austin, TX 1 259
Hobbs, Christopher C Austin, TX 15 999
Misra, Veena Austin, TX 17 632
Smith, Brad Austin, TX 46 1174
Venkatesan, Suresh Austin, TX 86 2057
Wilson, Earnest B Austin, TX 1 259

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation