Fault tolerant computer system comprising a fault detector in each processor module

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 5485604
SERIAL NO

08145647

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

In each module (11) of three or more central processor modules of a fault tolerant computer system, a detector (45) receives a comparator output signal and like comparator output signals from two adjacent modules and produces a detector output signal which confirms absence and presence of a fault in one of the above-mentioned each module. When the fault is confirmed, a controller or processor (49) isolates the module under consideration from the system by inhibiting delivery of a controlled output signal to a bus (31) and by connecting, with the module in question bypassed, switching units (53(1), 53(2)) of the adjacent modules. Preferably, one of the modules of the system is used as a master module of ordinarily delivering the controlled output signal to the bus with others used as checker modules of ordinarily inhibiting the delivery. When a fault appears in the master module, its controller delivers a module operation switching signal to the controllers of the checker modules to thereby substitute one of the checker modules for the master module subjected to the fault.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
NEC TOCHIBA SPACE SYSTEMS LTD4035 IKEBE-CHO TSUZUKI-KU YOKOHAMA KANAGAWA 224-8555

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Hihara, Hiroki Tokyo, JP 8 28
Miyoshi, Hiroaki Tokyo, JP 35 1213
Mizushima, Yasuhiko Tokyo, JP 2 12
Ohtsuka, Makoto Tokyo, JP 4 140

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation