High-density electronic package comprising stacked sub-modules which are electrically interconnected by solder-filled vias

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 5128831
SERIAL NO

07785665

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A high-density package containing identical multiple IC chips is disclosed. The package is assembled from submodules interleaved with frame-like spacers. Each submodule comprises a rectangular, wafer-like substrate. The substrate has a planar metalization pattern, comprising conductive traces, on its upper surface. A single memory chip is face-bonded to this metalization pattern. Each of the traces extends from beneath a chip bonding pad, with which it is in electrical communication, and runs to the substrate periphery, where it terminates in one or more solderable package interconnection pads (PIP's). Each PIP is associated with a single substrate via, which extends through the pad to the lower surface of the substrate. During package assembly, a spacer is adhesively bonded to the peripheral upper surface of each sub-module, with the frame surrounding the chip. The spacer also has a plurality of vias which are coincident and coaxial with the substrate vias, with the spacer vias being of larger diameter. Each spacer-equipped module is then adhesively bonded to the others to form a stack. The upper-most spacer-equipped module is fitted with a non-metalized (capping) substrate. In order to electrically interconnect the related traces of all sub-modules, the package is placed in a solder bath, and a partial vacuum is applied simultaneously to one end of all tubes formed from the coincident, stacked vias, filling them with molten solder.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
MICRON TECHNOLOGY INC A CORPORATION OF DELAWARE2805 E COLUMBIA ROAD BOISE ID 83706

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Farnworth, Warren M Nampa, ID 855 33798
Fox, III Angus C Boise, ID 7 747

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation