Wide bandwidth digital phase locked loop with reduced low frequency intrinsic jitter

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 5077529
SERIAL NO

07382258

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A device (16) for reducing the intrinsic low frequency jitter within a Digital Phase lock loop (17). A Digital Phase lock loop high speed clock signal (4) is produced by a multistage oscillator (5), producing a plurality of identical frequency signals, each differing in phase. An adjust signal (18) generated by the Digital Phase lock loop output clock signal (3) causes an adjacent phase angle to be selected as the high speed clock signal (4), thereby reducing the period of the clock signal (4) and, in effect, accelerating the high speed clock signal (4). The current state of the selected phase and the appropriate selection of adjacent phase is monitored by a ten stage shift register (20-29), the presence of a 'high bit' within a particular shift register block causing selection of the individual phase (6-15) which serves as the input to that particular shift register stage. An error correction circuit (40) detects the presence of more or less than a single high bit within the shift register stages (20-29).

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
INPHI CORPORATION2953 BUNKER HILL LANE SUITE 300 SANTA CLARA CA 95054

International Classification(s)

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Ghoshal, Sajol C Orangeville, CA 6 165
Ray, Daniel L Fair Oaks, CA 9 325

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation