High speed asynchronous data interface

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 5050194
SERIAL NO

07493730

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A digital data interface for high speed asynchronous data transfer is described. The design is nominally intended for integration onto the component chips in communications systems. The system is described with respect to its realization in CMOS IC technology. The techniques involved, however, may easily be applied to other technologies. The interface employs Manchester Bi-Phase Mark encoding of the clock and data to allow extraction of the clock and data signals at the receiver. Furthermore, use of this Manchester code allows code violations to be easily employed as frame markers for synchronization means. The essence of the clock extraction and data detection circuit is the use of calibrated delay line elements to suppress data transitions within the coded input signal, thus allowing the clock transitions to be detected from which the clock is then generated.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
PLESSEY OVERSEAS LIMITEDVICARAGE LANE ILFORD ESSEX
GEC PLESSEY TELECOMMUNICATIONS LTDBRITISH COVENTRY TELEPHONE ROAD COVENTRY WEST MIDLANDS

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Lawrie, Ian J Dorset, GB2 2 30
Pickering, Andrew J Rugby, GB2 7 155

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation