Offset cancel latching comparator

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 5017805
SERIAL NO

07438910

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A differential pair of transistors (Q2, Q3), the sources of which are connected to a current source (Q1); first and second input terminals (IN, VX) connected to the gates of the first and second transistors respectively; first and second output terminals (DN, DP) connected to the drains of the second and first transistors; third and fourth transistors (Q6, Q7), the sources of which are connected to a voltage supply (UDD), the drain of the third transistor being connected to the drain of the first transistor, and the drain of the fourth transistor being connected to the drain of the second transistor; the gate of the third transistor being connected to the drain of the first transistor via first switch (Q104) and connected to the drain of the second transistor via a first capacitor (C1); and the gate of the fourth transistor being connected to the drain of the second transistor via second switch (Q5) and connected to the drain of the first transistor via a second capacitor (C2).

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
NIPPON MOTOROLA LTDTOKYO 106

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Kase, Kiyoshi Chiba, JP 34 488

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation