Module for packaging semiconductor integrated circuit chips on a base substrate

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 4866507
SERIAL NO

06864228

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

An integrated circuit chip packaging structure, preferably having a semiconductor base substrate, i.e., silicon or gallium arsenide, alternating insulation and conductive layers on the base structure, at least two conductive layers being patterned into thin film wiring (i.e., thin film copper of approximately 5 microns), semiconductor integrated circuit chips connected to the upper-most patterned conductive layer, and means to connected the packaging structure to the next level of packaging (i.e., board or card). The thin film wiring layers typically each having coplanar ground, power and signal lines, with at least one power or ground line existing between coplanar signal lines to minimize cross talk. To facilitate efficient power distribution, lines of specific power levels of the patterned planes are connected to lines of the same power level on other patterned planes to form three dimensional power planes. To reduce package capacitance and keep the RC constant low, a personalized reference plane is incorporated. The personalized plane has insulating regions extending at least partially through the plane at predetermined locations that coincide with long signal lines on the wiring layers. The combined package provides a packaging alternative that has excellent electrical performance (i.e., speed, low RC constant, efficient power distribution), high density and thermal expansion matching between the underlying semiconductor structure and semiconductor chips mounted on the package. A high yield process for manufacturing the package is also disclosed.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
KABUSHIKI KAISHA SATO 15-5 1-CHOME SHIBUYA SHIBUYA-KU TOKYO JAPAN A CORP OF JAPANNot Provided

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Jacobs, Scott L Peekskill, NY 12 1356
Nihal, Perwaiz Hopewell Junction, NY 16 1296
Ozmat, Burhan Peekskill, NY 14 1095
Schnurmann, Henri D Monsey, NY 7 970
Zingher, Arthur R White Plains, NY 48 1759

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation