PRECURSOR STRUCTURE FOR SELF-ALIGNED BIT LINE AND STORAGE NODE CONTACTS FOR 4F2 DRAM

Number of patents in Portfolio can not be more than 2000

United States of America

APP PUB NO 20250120068A1
SERIAL NO

18905057

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

The present technology includes vertical cell dynamic random-access memory (DRAM) arrays with improve bit line and storage node contact resistivity and self-alignment as well as methods of making such arrays. The arrays include a plurality of bit lines arranged in a first horizontal direction and a plurality of word lines arranged in a second horizontal direction. The arrays include a plurality of channels extending in a vertical direction that is generally orthogonal to the first direction and the second horizontal direction, such that the plurality of bit lines intersect with a source/drain region of the plurality of channels, and the plurality of word lines intersect with gate regions of the plurality of channels. In addition, arrays include where a bit line, a storage node contact, or both, are formed from a metallized material.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
APPLIED MATERIALS INC3050 BOWERS AVENUE SANTA CLARA CA 95054

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
CHEN, Zhijun San Jose, US 156 8088
FISHBURN, Fredrick Aptos, US 27 5
PRANATHARTHIHARAN, Balasubramanian San Jose, US 254 1402

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation