MEMORY STRUCTURE WITH OPTIMIZED LATCH CLOCK DESIGN

Number of patents in Portfolio can not be more than 2000

United States of America

APP PUB NO 20250060777A1
SERIAL NO

18457073

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A memory device is provided and includes a memory array, first to second latch circuits and a gating circuit. Read and write operations are triggered by first and second edges of an internal clock signal respectively. The first latch circuit generates a first output signal in response to an input signal and a first latch clock signal, a first edge of the first latch clock signal generated based on the first edge of the internal clock signal. The second latch circuit generates a second output signal in response to the first output signal and a second latch clock signal, a first edge of the second latch clock signal being between first and second edges of the first latch clock signal. The gating circuit generates, in response to the second output signal and a gating clock generated, a third output signal to the memory array.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD8 LI-HSIN RD 6 HSINCHU SCIENCE PARK HSINCHU 300-78
TSMC NANJING COMPANY LIMITED16 ZIFENG ROAD PUKOU ECONOMIC DEVLOPMENT ZONE JIANGSU PROVINCE NANJING

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
CHANG, Ming-Hung Tainan City, TW 64 267
KONG, Luping Nanjing City, CN 7 7
WU, Ching-Wei Nantou County, TW 89 297
XIE, Jun Nanjing City, CN 179 1601

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation