NANOSCALE-ALIGNED THREE-DIMENSIONAL STACKED INTEGRATED CIRCUIT

Number of patents in Portfolio can not be more than 2000

United States of America

APP PUB NO 20240429099A1
SERIAL NO

18822245

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A method for fabricating a three-dimensional (3D) stacked integrated circuit. Pick-and-place strategies are used to stack the source wafers with device layers fabricated using standard two-dimensional (2D) semiconductor fabrication technologies. The source wafers may be stacked in either a sequential or parallel fashion. The stacking may be in a face-to-face, face-to-back, back-to-face or back-to-back fashion. The source wafers that are stacked in a face-to-back, back-to-face or back-to-back fashion may be connected using Through Silicon Vias (TSVs). Alternatively, source wafers that are stacked in a face-to-face fashion may be connected using Inter Layer Vias (ILVs).

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
UNIV TEXASTEXAS USA

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Abed, Ovadia Austin, US 19 163
Ajay, Paras Austin, US 27 36
Kulkarni, Jaydeep Austin, US 23 52
McDermott, Mark Austin, US 12 13
Sayal, Aseem Austin, US 12 10
Singhal, Shrawan Austin, US 26 264
Sreenivasan, Sidlgata V Austin, US 214 5594

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation