Cascode Amplifier Bias Circuits

Number of patents in Portfolio can not be more than 2000

United States of America Patent

APP PUB NO 20240348211A1
SERIAL NO

18624973

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

Bias circuits and methods for silicon-based amplifier architectures that are tolerant of supply and bias voltage variations, bias current variations, and transistor stack height, and compensate for poor output resistance characteristics. Embodiments include power amplifiers and low-noise amplifiers that utilize a cascode reference circuit to bias the final stages of a cascode amplifier under the control of a closed loop bias control circuit. The closed loop bias control circuit ensures that the current in the cascode reference circuit is approximately equal to a selected multiple of a known current value by adjusting the gate bias voltage to the final stage of the cascode amplifier. The final current through the cascode amplifier is a multiple of the current in the cascode reference circuit, based on a device scaling factor representing the relative sizes of the transistor devices in the cascode amplifier and in the cascode reference circuit.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
PSEMI CORPORATION9369 CARROLL PARK DRIVE SAN DIEGO CA 92121

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Bargroff, Keith San Diego, US 60 721
Englekirk, Robert Mark Littleton, US 96 1663
Klaren, Jonathan James San Diego, US 18 47
Kovac, David Arlington Heights, US 60 923
Murphy, Christopher C Lake Zurich, US 36 333
Ranta, Tero Tapio San Diego, US 114 1692
Shapiro, Eric S San Diego, US 44 274

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation