DIGITAL PHASE-LOCKED LOOP AND RELATED MERGED DUTY CYCLE CALIBRATION SCHEME FOR FREQUENCY SYNTHESIZERS

Number of patents in Portfolio can not be more than 2000

United States of America Patent

APP PUB NO 20240171181A1
SERIAL NO

18497685

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

The techniques described herein relate to duty cycle error calibration. An example apparatus includes a multi-modulus divider (MMD) circuit configured to receive a first digital code corresponding to a first time delay and included in a first plurality of digital codes associated with a first range of time delays, divide a clock signal by a divisor to generate a divided clock signal, and delay the divided clock signal by the first time delay to generate a delayed clock signal. The apparatus may further include a digitally controlled delay line (DCDL) circuit configured to receive a second digital code corresponding to a second time delay and included in a second plurality of digital codes associated with a second range of time delays, and delay the delayed clock signal by the second time delay to generate a feedback clock signal to reduce a difference between the feedback and a reference clock signal.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
MEDIATEK INCNO 1 DUSING 1ST RD HSINCHU SCIENCE PARK HSINCHU CITY 30078

International Classification(s)

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Abdullatif, Mohammed Mohsen Abdulsalam San Jose, US 7 2
Ali, Tamer Mohammed San Jose, US 18 15
Elmallah, Ahmed Safwat Mohamed Aboelenein San Jose, US 7 2

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation