Method for the automated manufacture of an electronic circuit suitable for detecting or masking faults by temporal redundancy, and associated computer program and electronic circuit

Number of patents in Portfolio can not be more than 2000

United States of America Patent

SERIAL NO

15321568

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

The method for automated manufacturing of an electronic circuit tolerant to faults by temporal redundancy of maximum order N, comprising a step implemented by computer, according to which every memory cell of the circuit is replaced by a memory block (40) comprising a chain of memory cells in series, and a selection block which, in a temporal redundancy mode of order n1, n1∈[1,N], selects as output data of the memory block the majority content of n1 cells of the block, and can furthermore deliver a fault signal if the contents of the n1 cells differ. Said method is characterized in that the inserted memory blocks allow a dynamic switching from a temporal redundancy mode of order n1 to any other mode of order n2. Said method for N=2, in association with a mechanism for recording with roll-back, allows an error with only a double redundancy instead of a triple redundancy.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
INRIA INSTITUT NATIONAL DE RECHERCHE EN INFORMATIQUE ET EN AUTOMATIQUELE CHESNAY FRANCE LE CHESNAY YVELINES
UNIVERSITE GRENOBLE ALPES621 AVENUE CENTRALE 38400 SAINT-MARTIN D'HERES 38400

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
BURLYAEV, DMITRY GRENOBLE, FR 1 2
FRADET, PASCAL GRENOBLE, FR 2 17
GIRAULT, ALAIN BIVIERS, FR 5 43

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation