METHOD AND SYSTEM FOR GAN VERTICAL JFET UTILIZING A REGROWN GATE

Number of patents in Portfolio can not be more than 2000

United States of America Patent

SERIAL NO

14886666

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A vertical field effect transistor includes a drain comprising a first III-nitride material, a drain contact electrically coupled to the drain, and a drift region comprising a second III-nitride material coupled to the drain and disposed adjacent to the drain along a vertical direction. The field effect transistor also includes a channel region comprising a third III-nitride material coupled to the drift region, a gate region at least partially surrounding the channel region, and a gate contact electrically coupled to the gate region. The field effect transistor further includes a source coupled to the channel region and a source contact electrically coupled to the source. The channel region is disposed between the drain and the source along the vertical direction such that current flow during operation of the vertical III-nitride field effect transistor is along the vertical direction.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
NEXGEN POWER SYSTEMS INC2010 EL CAMINO REAL SANTA CLARA TOWN CENTRE # 1048 SANTA CLARA CA 95050

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Bour, David P Cupertino, US 159 2792
Brown, Richard J Los Gatos, US 76 730
Edwards, Andrew P San Jose, US 80 446
Kizilyalli, Isik C San Francisco, US 145 1919
Nie, Hui Cupertino, US 97 729
Prunty, Thomas R Santa Clara, US 53 457
Romano, Linda Sunnyvale, US 61 646

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation