NON-SELF ALIGNED NON-VOLATILE MEMORY STRUCTURE

Number of patents in Portfolio can not be more than 2000

United States of America Patent

APP PUB NO 20130181276A1
SERIAL NO

13351319

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A non-self aligned non-volatile memory structure includes a semiconductor substrate; a first gate insulation layer on said semiconductor substrate; a floating gate on first gate insulation layer; two doped regions in said semiconductor substrate, which are respectively on two sides of said first gate insulation layer, and adjoining said first gate insulation layer; a second gate insulation layer on said floating gate; and a control gate on said second gate insulation layer. Width of said control gate on said floating gate is less than that of said floating gate, and width of said control gate not on said floating gate is equal to or greater than width of said floating gate. Through the two non-self aligned gates, the non-volatile memory does not need to meet the requirement of gate line-to-line alignment, thus reducing complexity and cost of manufacturing process.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
YIELD MICROELECTRONICS CORP7F-2 NO 28 TAI YUEN ST CHU-PEI CITY HSIN-CHU COUNTY

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
FAN, YA-TING HSINCHU COUNTY, TW 12 22
HUANG, WEN CHIEN HSINCHU COUNTY, TW 6 26
LIN, HSIN CHANG HSINCHU COUNTY, TW 15 102

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation