MOS TRANSISTOR WITH A P-FIELD IMPLANT OVERLYING EACH END OF A GATE THEREOF

Number of patents in Portfolio can not be more than 2000

United States of America Patent

APP PUB NO 20100213545A1
SERIAL NO

12601821

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

The present invention provides a method for fabricating a MOS transistor (100) with suppression of edge transistor effect. In one embodiment of an NMOS, an elongate implant limb (110, HOa, 114) extends from each of two sidewalls (14a, 14b) of a p-type well (14) to partially wrap around each respective longitudinal end of the gate (20) and to overlay a portion thereof. In another embodiment, the elongate implant limb (110, 110a) extends into the drain/source drift region (32, 42). The NMOS transistor (100) thus fabricated allows the NMOS transistor to operate at relatively high voltages with reduced drain leakage current but with no additional masks or process time in the process integration.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
X-FAB SEMICONDUCTOR FOUNDRIES AG99097 ERFURT

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Kee, Kia Yaw Sarawak, MY 6 21
Kho, Ching Tee Elizabeth Sarawak, MY 1 6
Li, Wen Jun Shanghai, CN 1 6
Li, Wenyi Shanxi Province, CN 21 55
Liew, Chean Chian Alain Singapore, SG 1 6
May, Michael Sarawak, MY 51 286
Tiong, Mee Guoh Michael Sarawak, MY 1 6

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation