Sensing scheme for the semiconductor memory

Number of patents in Portfolio can not be more than 2000

United States of America Patent

APP PUB NO 20090059686A1
SERIAL NO

11897947

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

The present invention provides a sensing scheme for semiconductor memory. N-type devices coupling between ground and a bit line and a bit line-bar of memory cells quickly discharge a bit line and a bit line-bar during non-accessing mode. During data accessing mode, one P-type device of an SRAM memory cell pulls up bit line or bit line-bar node slowly to minimize the inductive coupling noise and VDD, Ground bouncing, hence allows smaller amount of differential voltage input to the sense amplifier and results in lower power consumption. A self-timer counts the needed time and sends a signal to enable the current driven sense amplifier and to turn off the word line to avoid further pulling up the bit line or bit line-bar voltage and to reduce the power dissipation.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
TAIWAN IMAGINGTEK CORPORATIONRM 308 BLD 52 NO 195 CHUNG HSING RD SEC E JHU DONG TOWNSHIP HSINCHU COUNTY 310

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Sung, Chih-Ta Star Glonn , DE 56 661

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation