Low Density Parity Check (Ldpc) Decoder

Number of patents in Portfolio can not be more than 2000

United States of America Patent

APP PUB NO 20080104474A1
SERIAL NO

11662565

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A satellite receiver comprises a front-end, demodulator and an LDPC decoder. The front-end receives a DVB-S2 LDPC coded signal and provides a down-converted signal to the demodulator. The latter demodulates the down-converted signal and provides a demodulated signal to the LDPC decoder. The LDPC decoder has a partially parallel architecture and partitions the bit node messages into N/360 groups and the check node messages into q groups, where q=M/360. Each group is processed by 360 bit node processors or 360 check node processors, respectively. Illustratively, the LDPC decoder includes a memory that is partitioned such that messages associated with bit node groups are consecutively addressed. Alternatively, the LDPC decoder includes a memory that is partitioned such that messages associated with check node groups are consecutively addressed.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
THOMSON LICENSINGLA FRANCE

International Classification(s)

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Gao, Wen West Windsor, NJ 329 3875
Ramaswamy, Kumar Princeton, NJ 172 4416
Stewart, John Sidney Indianapolis, IN 37 778

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation