AURIGA INNOVATIONS, INC.
Patent Owner
Stats
- 231 US PATENTS IN FORCE
- 0 US APPLICATIONS PENDING
- Jun 06, 2017 most recent publication
Details
- 231 Issued Patents
- 0 Issued in last 3 years
- 0 Published in last 3 years
- 6,937 Total Citation Count
- Dec 06, 1994 Earliest Filing
- 37 Expired/Abandoned/Withdrawn Patents
Patent Activity in the Last 10 Years
Technologies
Intl Class
Technology
Matters
Rank in Class
Top Patents (by citation)
Upgrade to the Professional Level to View Top Patents for this Owner. Learn More |
Recent Publications
- No Recent Publications to Display
Recent Patents
Patent #
Title
Filing Date
Issue Date
Intl Class
9318375 Method of fabricating ultra-deep vias and three-dimensional integrated circuits using ultra-deep viasAug 13, 09Apr 19, 16[H01L]
Expired/Abandoned/Withdrawn Patents
Patent #
Title
Status
Filing Date
Issue/Pub Date
Intl Class
2014/0167,109 CONTINUOUS METAL SEMICONDUCTOR ALLOY VIA FOR INTERCONNECTSAbandonedFeb 24, 14Jun 19, 14[H01L]
2013/0234,260 INTERCONNECT STRUCTURE FOR IMPROVED TIME DEPENDENT DIELECTRIC BREAKDOWNAbandonedApr 26, 13Sep 12, 13[H01L]
2013/0012,025 DEVICE HAVING AND METHOD FOR FORMING FINS WITH MULTIPLE WIDTHSAbandonedSep 14, 12Jan 10, 13[H01L]
2013/0001,789 INTERCONNECT STRUCTURE WITH IMPROVED DIELECTRIC LINE TO VIA ELECTROMIGRATION RESISTANT INTERFACIAL LAYER AND METHOD OF FABRICATING SAMEAbandonedSep 14, 12Jan 03, 13[H01L]
7800184 Integrated circuit structures with silicon germanium film incorporated as local interconnect and/or contactExpiredJan 09, 06Sep 21, 10[H01L]
7777339 Semiconductor chips with reduced stress from underfill at edge of chipExpiredJul 30, 07Aug 17, 10[H01L]
7714452 Structure and method for producing multiple size interconnectionsExpiredAug 30, 07May 11, 10[H01L]
7709967 Shapes-based migration of aluminum designs to copper damasceneExpiredAug 13, 07May 04, 10[H01L]
7498250 Shapes-based migration of aluminum designs to copper damasceneExpiredAug 13, 07Mar 03, 09[H01L]
7479683 Selective implementation of barrier layers to achieve threshold voltage control in CMOS device fabrication with high-k dielectricsExpiredOct 01, 04Jan 20, 09[H01L]
2008/0258,198 STABILIZATION OF FLATBAND VOLTAGES AND THRESHOLD VOLTAGES IN HAFNIUM OXIDE BASED SILICON TRANSISTORS FOR CMOSAbandonedJul 02, 08Oct 23, 08[H01L]
2008/0029,841 STRUCTURE AND METHOD FOR FORMING A DIELECTRIC CHAMBER AND ELECTRONIC DEVICE INCLUDING DIELECTRIC CHAMBERAbandonedOct 10, 07Feb 07, 08[H01L]
2007/0287,256 Contact scheme for FINFET structures with multiple FINsAbandonedJun 07, 06Dec 13, 07[H01L]
7306853 Patternable low dielectric constant materials and their use in ULSI interconnectionExpiredDec 21, 05Dec 11, 07[C08L]
7300867 Dual damascene interconnect structures having different materials for line and via conductorsExpiredJul 05, 05Nov 27, 07[H01L]
7288475 Sacrificial inorganic polymer intermetal dielectric damascene wire and via linerExpiredNov 13, 06Oct 30, 07[H01L]
7273777 Formation of fully silicided (FUSI) gate using a dual silicide processExpiredAug 02, 05Sep 25, 07[H01L]
Top Inventors for This Owner
Upgrade to the Professional Level to View Top Inventors for this Owner. Learn More |
We are sorry but your current selection exceeds the maximum number of comparisons () for this membership level. Upgrade to our Level for up to -1 comparisons!
We are sorry but your current selection exceeds the maximum number of portfolios (0) for this membership level. Upgrade to our Level for up to -1 portfolios!.